

# HD74LV2GT74A

Single D-type Flip Flops with Preset and Clear / CMOS Logic Level Shifter

REJ03D0146-0200Z (Previous ADE-205-681A (Z)) Rev.2.00 Oct.17.2003

#### **Description**

The HD74LV2GT74A has independent data, preset, clear, and clock inputs Q and  $\overline{Q}$  outputs in an 8 pin package. The input data is transferred to the output at the rising edge of clock pulse CLK. The input protection circuitry on this device allows over voltage tolerance on the input, allowing the device to be used as a logic–level translator from 3.0 V CMOS Logic to 5.0 V CMOS Logic or from 1.8 V CMOS logic to 3.0 V CMOS Logic while operating at the high-voltage power supply. Low voltage and high-speed operation is suitable for the battery powered products (e.g., notebook computers), and the low power consumption extends the battery life.

#### **Features**

- The basic gate function is lined up as Renesas uni logic series.
- Supplied on emboss taping for high-speed automatic mounting.
- TTL compatible input level.

Supply voltage range : 3.0 to 5.5 V

Operating temperature range : -40 to +85°C

• Logic-level translate function

 $3.0 \text{ V CMOS logic} \rightarrow 5.0 \text{ V CMOS logic} (@V_{CC} = 5.0 \text{ V})$ 

1.8 V or 2.5 V CMOS logic  $\rightarrow$  3.3 V CMOS logic (@V<sub>CC</sub> = 3.3 V)

• All inputs  $V_{IH}$  (Max.) = 5.5 V (@ $V_{CC}$  = 0 V to 5.5 V)

All outputs  $V_0$  (Max.) = 5.5 V (@ $V_{CC}$  = 0 V)

- Output current  $\pm 6 \text{ mA}$  (@V<sub>CC</sub> = 3.0 V to 3.6 V),  $\pm 12 \text{ mA}$  (@V<sub>CC</sub> = 4.5 V to 5.5 V)
- All the logical input has hysteresis voltage for the slow transition.
- Ordering Information

| Part Name       | Package Type | Package Code | Package<br>Abbreviation | Taping Abbreviation (Quantity) |
|-----------------|--------------|--------------|-------------------------|--------------------------------|
| HD74LV2GT74AUSE | SSOP-8 pin   | TTP-8DBV     | US                      | E (3,000 pcs/reel)             |





#### **Outline and Article Indication**



#### **Function Table**

| Inputs |     |              |   | Outputs |                  |  |
|--------|-----|--------------|---|---------|------------------|--|
| PRE    | CLR | CLK          | D | Q       | Q                |  |
| L      | Н   | Х            | Х | Н       | L                |  |
| Н      | L   | Х            | Х | L       | Н                |  |
| L      | L   | Х            | Х | H *1    | H *1             |  |
| Н      | Н   | <b>↑</b>     | Н | Н       | L                |  |
| Н      | Н   | 1            | L | L       | Н                |  |
| Н      | Н   | $\downarrow$ | Х | $Q_0$   | $\overline{Q}_0$ |  |

H: High level

L : Low level

X: Immaterial

↑: Low to high transition

 $\downarrow$ : High to low transition

Q<sub>0</sub>: The level of Q immediately before the input conditions shown in the above table are determined.

Note: 1. Q and  $\overline{Q}$  will remain high as long as preset and clear are low, but Q and  $\overline{Q}$  are unpredictable, if preset and clear go high simultaneously.

#### **Pin Arrangement**



#### **Absolute Maximum Ratings**

| Item                                                     | Symbol                              | Ratings                  | Unit | Test Conditions             |
|----------------------------------------------------------|-------------------------------------|--------------------------|------|-----------------------------|
| Supply voltage range                                     | Vcc                                 | -0.5 to 7.0              | V    |                             |
| Input voltage range *1                                   | VI                                  | -0.5 to 7.0              | V    |                             |
| Output voltage range *1, 2                               | Vo                                  | $-0.5$ to $V_{CC}$ + 0.5 | V    | Output : H or L             |
|                                                          |                                     | -0.5 to 7.0              |      | V <sub>CC</sub> : OFF       |
| Input clamp current                                      | I <sub>IK</sub>                     | -20                      | mA   | V <sub>I</sub> < 0          |
| Output clamp current                                     | I <sub>OK</sub>                     | ±50                      | mA   | $V_O < 0$ or $V_O > V_{CC}$ |
| Continuous output current                                | Io                                  | ±25                      | mA   | $V_{O} = 0$ to $V_{CC}$     |
| Continuous current through V <sub>CC</sub> or GND        | I <sub>CC</sub> or I <sub>GND</sub> | ±50                      | mA   |                             |
| Maximum power dissipation at Ta = 25°C (in still air) *3 | P <sub>T</sub>                      | 200                      | mW   |                             |
| Storage temperature                                      | Tstg                                | -65 to 150               | °C   |                             |

Notes:

The absolute maximum ratings are values, which must not individually be exceeded, and furthermore no two of which may be realized at the same time.

- 1. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- 2. This value is limited to 5.5 V maximum.
- 3. The maximum package power dissipation was calculated using a junction temperature of 150°C.

## **Recommended Operating Conditions**

| Item                   | Symbol                          | Ratings                                   | Unit        |
|------------------------|---------------------------------|-------------------------------------------|-------------|
| Supply voltage         | V <sub>CC</sub>                 | 3.0 to 5.5                                | V           |
| Input voltage          | V <sub>IN</sub>                 | 0 to 5.5                                  | V           |
| Output voltage         | V <sub>OUT</sub>                | 0 to V <sub>CC</sub>                      | V           |
| Operating temperature  | $T_{opr}$                       | -40 to +85                                | °C          |
| Input rise / fall time | t <sub>r</sub> , t <sub>f</sub> | 0 to 100 (V <sub>CC</sub> = 3.0 to 3.6 V) | ns          |
|                        |                                 | 0 to 20 (V <sub>CC</sub> = 4.5 to 5.5 V)  | <del></del> |

Note: Unused or floating inputs must be held high or low.

## Logic Diagram



#### **Electrical Characteristic**

•  $Ta = -40 \text{ to } 85^{\circ}C$ 

| Item                     | Symbol           | V <sub>CC</sub> (V) * | Min                  | Тур  | Max  | Unit | Test condition                                                   |
|--------------------------|------------------|-----------------------|----------------------|------|------|------|------------------------------------------------------------------|
| Input voltage            | V <sub>IH</sub>  | 3.0 to 3.6            | 1.5                  | _    | _    | V    |                                                                  |
|                          |                  | 4.5 to 5.5            | 2.0                  | _    | _    | _    |                                                                  |
|                          | V <sub>IL</sub>  | 3.0 to 3.6            | _                    | _    | 0.6  |      |                                                                  |
|                          |                  | 4.5 to 5.5            | _                    | _    | 0.8  | _    |                                                                  |
| Hysteresis voltage       | V <sub>H</sub>   | 3.3                   | _                    | 0.10 | _    | V    | $V_T^+ - V_T^-$                                                  |
|                          |                  | 5.0                   | _                    | 0.15 | _    |      |                                                                  |
| Output voltage           | V <sub>OH</sub>  | Min to Max            | V <sub>CC</sub> -0.1 | _    | _    | V    | $I_{OH} = -50 \ \mu A$                                           |
|                          |                  | 3.0                   | 2.48                 | _    | _    |      | $I_{OH} = -6 \text{ mA}$                                         |
|                          |                  | 4.5                   | 3.8                  | _    | _    |      | $I_{OH} = -12 \text{ mA}$                                        |
|                          | V <sub>OL</sub>  | Min to Max            | _                    | _    | 0.1  |      | $I_{OL} = 50 \mu A$                                              |
|                          |                  | 3.0                   | _                    | _    | 0.44 |      | I <sub>OL</sub> = 6 mA                                           |
|                          |                  | 4.5                   | _                    | _    | 0.55 |      | I <sub>OL</sub> = 12 mA                                          |
| Input current            | I <sub>IN</sub>  | 0 to 5.5              | _                    | _    | ±1   | μΑ   | V <sub>IN</sub> = 5.5 V or GND                                   |
| Quiescent supply current | Icc              | 5.5                   | _                    | _    | 10   | μΑ   | $V_{IN} = V_{CC}$ or GND,<br>$I_O = 0$                           |
|                          | $\Delta I_{CC}$  | 5.5                   | _                    | _    | 1.5  | mA   | One input $V_{IN} = 3.4 \text{ V}$ , other input $V_{CC}$ or GND |
| Output leakage current   | I <sub>OFF</sub> | 0                     | _                    | _    | 5    | μΑ   | V <sub>O</sub> = 5.5 V                                           |
| Input capacitance        | C <sub>IN</sub>  | 5.0                   | _                    | 2.5  | _    | pF   | $V_{IN} = V_{CC}$ or GND                                         |

Note: For conditions shown as Min or Max, use the appropriate values under recommended operating conditions.

## **Switching Characteristics**

## $\bullet \quad V_{CC} = 3.3 \pm 0.3 \ V$

|                             |                  | $T_a = 2$ | 25°C |      | $T_a = -40$ | ) to 85°C |      | Test                   | FROM      | то         |
|-----------------------------|------------------|-----------|------|------|-------------|-----------|------|------------------------|-----------|------------|
| Item                        | Symbol           | Min       | Тур  | Max  | Min         | Max       | Unit | Conditions             | (Input)   | (Output)   |
| Maximum clock               | f <sub>max</sub> | 80        | 140  | _    | 70          | _         | MHz  | C <sub>L</sub> = 15 pF |           |            |
| frequency                   |                  | 50        | 90   |      | 45          | _         |      | C <sub>L</sub> = 50 pF | _         |            |
| Propagation                 | t <sub>PLH</sub> | _         | 7.0  | 12.5 | 1.0         | 14.5      | ns   | C <sub>L</sub> = 15 pF | PRE/CLR   | Q or Q     |
| delay time t <sub>PHL</sub> | t <sub>PHL</sub> | _         | 8.0  | 12.0 | 1.0         | 14.0      | _    |                        | CLK       | =          |
|                             |                  | _         | 9.0  | 16.0 | 1.0         | 18.0      |      | C <sub>L</sub> = 50 pF | PRE/CLR   | Q or Q     |
|                             |                  | _         | 10.0 | 15.5 | 1.0         | 17.5      | _    |                        | CLK       | =          |
| Setup time                  | t <sub>su</sub>  | 6.0       | _    | _    | 7.0         | _         | ns   |                        | D         |            |
|                             |                  | 5.0       | _    | _    | 5.0         | _         | _    |                        | PRE or CL | R inactive |
| Hold time                   | t <sub>h</sub>   | 0.5       | _    | _    | 0.5         | _         | ns   |                        |           |            |
| Pulse width                 | t <sub>w</sub>   | 6.0       | _    | _    | 7.0         | _         | ns   |                        | PRE or C  | LR "L"     |
|                             |                  | 6.0       | _    | _    | 7.0         | _         | _    |                        | CLK "H"   | or "L"     |

## • $V_{CC} = 5.0 \pm 0.5 \text{ V}$

|                             |                  | $T_a = 2$ | 25°C |     | $T_a = -4$ | 0 to 85°C |      | Test                   | FROM      | ТО         |
|-----------------------------|------------------|-----------|------|-----|------------|-----------|------|------------------------|-----------|------------|
| Item                        | Symbol           | Min       | Тур  | Max | Min        | Max       | Unit | Conditions             | (Input)   | (Output)   |
| Maximum clock               | f <sub>max</sub> | 130       | 180  | _   | 110        | _         | MHz  | C <sub>L</sub> = 15 pF |           |            |
| frequency                   |                  | 90        | 140  | _   | 75         | _         | _    | C <sub>L</sub> = 50 pF | _         |            |
| Propagation                 | t <sub>PLH</sub> | _         | 5.0  | 7.7 | 1.0        | 9.0       | ns   | C <sub>L</sub> = 15 pF | PRE/CLR   | Q or Q     |
| delay time t <sub>PHL</sub> | t <sub>PHL</sub> | _         | 5.6  | 7.3 | 1.0        | 8.5       | _    |                        | CLK       | =          |
|                             |                  | _         | 6.6  | 9.7 | 1.0        | 11.0      |      | C <sub>L</sub> = 50 pF | PRE/CLR   | Q or Q     |
|                             |                  | _         | 7.2  | 9.3 | 1.0        | 10.5      | _    |                        | CLK       | =          |
| Setup time                  | t <sub>su</sub>  | 5.0       | _    | _   | 5.0        | _         | ns   |                        | D         |            |
|                             |                  | 3.0       | _    | _   | 3.0        | _         | _    |                        | PRE or CL | R inactive |
| Hold time                   | t <sub>h</sub>   | 0.5       | _    | _   | 0.5        | _         | ns   |                        |           |            |
| Pulse width                 | t <sub>w</sub>   | 5.0       | _    | _   | 5.0        | _         | ns   |                        | PRE or C  | LR "L"     |
|                             |                  | 5.0       | _    | _   | 5.0        | _         | -    |                        | CLK "H"   | or "L"     |

### **Operating Characteristics**

•  $C_L = 50 pF$ 

|                               |          |                     | $I_a = 25^{\circ}$ | C    |     |      |                 |
|-------------------------------|----------|---------------------|--------------------|------|-----|------|-----------------|
| Item                          | Symbol   | V <sub>CC</sub> (V) | Min                | Тур  | Max | Unit | Test Conditions |
| Power dissipation capacitance | $C_{PD}$ | 5.0                 | _                  | 14.0 | _   | pF   | f = 10 MHz      |

#### **Test Circuit**





## • Waveform – 2



| V <sub>CC</sub> (V) | IN                                             | Vref     |       |
|---------------------|------------------------------------------------|----------|-------|
| VCC (V)             | V <sub>I</sub> t <sub>r</sub> / t <sub>f</sub> |          |       |
| 3.3±0.3             | 2.5 V                                          | ≤ 3.0 ns | 50%   |
| 5.0±0.5             | 3 V                                            | ≤ 3.0 ns | 1.5 V |

Notes: 1. Input waveform : PRR  $\leq$  1 MHz, Zo = 50  $\Omega$ .

2. The output are measured one at a time with one transition per measurement.

### **Package Dimensions**



Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

The pastery in a survival circula designs; and the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.

2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.

3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors.

Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss resident product product of the responsibility of the information of the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.

5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances i

- use.

  6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.

  7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

  Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

  8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



**RENESAS SALES OFFICES** 

http://www.renesas.com

**Renesas Technology America, Inc.** 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501

Renesas Technology Europe Limited.

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900

Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11

Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836

Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952

Renesas Technology Singapore Pte. Ltd.
1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001